跳到主要导航 跳到搜索 跳到主要内容

An efficient hardware architecture of the optimised SIFT descriptor generation

  • Wenjuan Deng*
  • , Yiqun Zhu
  • , Hao Feng
  • , Zhiguo Jiang
  • *此作品的通讯作者

科研成果: 书/报告/会议事项章节会议稿件同行评审

摘要

Scale Invariant Feature Transform (SIFT) algorithm has the potential of detecting a large number of features from images, which makes the feature descriptor generation become a bottleneck of the processing speed and hence degrade the overall performance of the algorithm. To tackle this problem, we propose an efficient hardware architecture based on the polar sampled descriptor in this paper. It takes only 7.57us to generate a feature descriptor of 72 dimensions with a system frequency of 100MHz, which is equivalent to approximately 132100 feature descriptors per second. It can generate feature descriptors for VGA (640x480 pixels) resolution video at 60 frames per second (fps), provided that there are no more than 2200 features per frame. As far as we know, our hardware architecture has the highest processing speed for descriptor generation, compared with other existing architectures.

源语言英语
主期刊名Proceedings - 22nd International Conference on Field Programmable Logic and Applications, FPL 2012
345-352
页数8
DOI
出版状态已出版 - 2012
活动22nd International Conference on Field Programmable Logic and Applications, FPL 2012 - Oslo, 挪威
期限: 29 8月 201231 8月 2012

出版系列

姓名Proceedings - 22nd International Conference on Field Programmable Logic and Applications, FPL 2012

会议

会议22nd International Conference on Field Programmable Logic and Applications, FPL 2012
国家/地区挪威
Oslo
时期29/08/1231/08/12

指纹

探究 'An efficient hardware architecture of the optimised SIFT descriptor generation' 的科研主题。它们共同构成独一无二的指纹。

引用此