跳到主要导航 跳到搜索 跳到主要内容

A Survey of Architecture Design and Optimization for NVM-Based Cache Hierarchy and Network-on-Chip

科研成果: 书/报告/会议事项章节会议稿件同行评审

摘要

With the emergence of artificial intelligence and big data computing, “memory wall” problem is becoming more prominent and a roadblock for performance improvement. On-chip cache hierarchy and NoC play big roles to break “memory wall”. However, large data storage capacity and high data bandwidth cannot be met easily by conventional memory techniques such as SRAM due to the high leakage power and large area overhead. To deal with these problems, applying emerging nonvolatile memory (NVM) for on-chip cache and NoC is a promising approach. This paper reviews optimization schemes for NVM-based on-chip cache hierarchy and NoC router. We categorize the schemes according to their optimization objectives to highlight their strengths and weaknesses in the context of motivating background. We expect that this survey may help researchers get deeper insights into the potential of applying NVM in next generation high performance computing systems.

源语言英语
主期刊名2025 5th International Conference on Intelligent Technology and Embedded Systems, ICITES 2025
出版商Institute of Electrical and Electronics Engineers Inc.
25-33
页数9
ISBN(电子版)9798350357196
DOI
出版状态已出版 - 2025
活动5th International Conference on Intelligent Technology and Embedded Systems, ICITES 2025 - Huzhou, 中国
期限: 19 9月 202522 9月 2025

出版系列

姓名2025 5th International Conference on Intelligent Technology and Embedded Systems, ICITES 2025

会议

会议5th International Conference on Intelligent Technology and Embedded Systems, ICITES 2025
国家/地区中国
Huzhou
时期19/09/2522/09/25

指纹

探究 'A Survey of Architecture Design and Optimization for NVM-Based Cache Hierarchy and Network-on-Chip' 的科研主题。它们共同构成独一无二的指纹。

引用此