TY - GEN
T1 - An alternative digital multiplication demodulation method for electrical capacitance tomography
AU - Zhou, Haili
AU - Xu, Lijun
AU - Cao, Zhang
AU - Xu, Chenfeng
PY - 2012
Y1 - 2012
N2 - In this paper, a new digital demodulation method was proposed for capacitance measurement in AC-based electrical capacitance tomography (ECT) systems. The proposed demodulation method can be carried out in the following steps: (1) measure the phase difference between the in-phase reference signal, i.e., the digital form of the excitation signal, and the digitalized measurement signal by using the SignalTap II Logic Analyzer integrated in FPGA development kits; (2) delay the in-phase reference signal by a specified number of sampling periods according to the phase difference obtained in step (1) to ensure that the adjusted reference signal is completely in phase with the digitalized measurement signal; (3) multiply the digitalized measurement signal with the delayed reference signal point-by-point within one sine wave period, and then accumulate the products to obtain the demodulation result. The feasibility and effectiveness of the proposed digital demodulation method has been analyzed and verified by experimental results. Compared with the commonly used digital quadrature demodulation method, the proposed method can save resources of logic, memory and multiplier elements in the FPGA to a large extent without decreasing the signal to noise ratio (SNR) of the measurement result.
AB - In this paper, a new digital demodulation method was proposed for capacitance measurement in AC-based electrical capacitance tomography (ECT) systems. The proposed demodulation method can be carried out in the following steps: (1) measure the phase difference between the in-phase reference signal, i.e., the digital form of the excitation signal, and the digitalized measurement signal by using the SignalTap II Logic Analyzer integrated in FPGA development kits; (2) delay the in-phase reference signal by a specified number of sampling periods according to the phase difference obtained in step (1) to ensure that the adjusted reference signal is completely in phase with the digitalized measurement signal; (3) multiply the digitalized measurement signal with the delayed reference signal point-by-point within one sine wave period, and then accumulate the products to obtain the demodulation result. The feasibility and effectiveness of the proposed digital demodulation method has been analyzed and verified by experimental results. Compared with the commonly used digital quadrature demodulation method, the proposed method can save resources of logic, memory and multiplier elements in the FPGA to a large extent without decreasing the signal to noise ratio (SNR) of the measurement result.
KW - ECT
KW - FPGA
KW - SNR
KW - digital demodulation
UR - https://www.scopus.com/pages/publications/84864262734
U2 - 10.1109/I2MTC.2012.6229689
DO - 10.1109/I2MTC.2012.6229689
M3 - 会议稿件
AN - SCOPUS:84864262734
SN - 9781457717710
T3 - 2012 IEEE I2MTC - International Instrumentation and Measurement Technology Conference, Proceedings
SP - 1204
EP - 1209
BT - 2012 IEEE I2MTC - International Instrumentation and Measurement Technology Conference, Proceedings
T2 - 2012 IEEE International Instrumentation and Measurement Technology Conference, I2MTC 2012
Y2 - 13 May 2012 through 16 May 2012
ER -