@inproceedings{d9f0630e78fb4962980d18f1b45e1b41,
title = "A demonstration of build-in test design verification for a typical avionic power circuit using Matlab Stateflow",
abstract = "Build in test (BIT) design is an essential way of improving testability and availability in avionic systems. Matlab based Simulink-Stateflow is an effective tool of conducting BIT design verification at airplane designing stage. In this paper, a detailed BIT Stateflow modeling procedure for a typical avionic power circuit is given with an elaborate description of circuit and Stateflow model functional structure. A brief engineering BIT Stateflow modeling method is summarized at the beginning. A novel method of modeling four types of common interference is particularly depicted followed by technical details of fault and interference modes injection, BIT logics and BIT estimation. The result indicates that the system has very considerable fault detection and isolation capability.",
keywords = "Avionic power circuit, BIT, BIT Design Verification, Matlab, Stateflow Modeling",
author = "Junyou Shi and Wenzhe Li and Xuhao Guo",
note = "Publisher Copyright: {\textcopyright} 2017 IEEE.; 2nd International Conference on Reliability Systems Engineering, ICRSE 2017 ; Conference date: 10-07-2017 Through 12-07-2017",
year = "2017",
month = sep,
day = "8",
doi = "10.1109/ICRSE.2017.8030797",
language = "英语",
series = "2017 2nd International Conference on Reliability Systems Engineering, ICRSE 2017",
publisher = "Institute of Electrical and Electronics Engineers Inc.",
editor = "Dongming Fan and Jun Yang and Ziyao Wang and Tingdi Zhao",
booktitle = "2017 2nd International Conference on Reliability Systems Engineering, ICRSE 2017",
address = "美国",
}